首页> 外文期刊>Power Electronics, IEEE Transactions on >Power MOSFET Technology Roadmap Toward High Power Density Voltage Regulators for Next-Generation Computer Processors
【24h】

Power MOSFET Technology Roadmap Toward High Power Density Voltage Regulators for Next-Generation Computer Processors

机译:面向下一代计算机处理器的高功率密度稳压器的功率MOSFET技术路线图

获取原文
获取原文并翻译 | 示例
       

摘要

A synchronous buck converter based multiphase architecture is evaluated to determine whether or not the most widespread voltage regulator (VR) topology can meet the power delivery requirements of next-generation computer processors. The applied analysis methodology relies on accurate device models for circuit simulations, where the power MOSFETs are central due to their primary relevance to power losses. The method is referred to as virtual design loop and aims at optimizing the overall system performance with minimum empirical efforts. This is successfully applied to the development of a power MOSFET technology offering outstanding dynamic and static performance characteristics in the application. From a system perspective, the limits of power density conversion will be explored for this and other emerging technologies that promise to open up a new paradigm in power integration capabilities.
机译:评估了基于同步降压转换器的多相架构,以确定最广泛的电压调节器(VR)拓扑是否可以满足下一代计算机处理器的电源需求。应用的分析方法依赖于精确的器件模型进行电路仿真,由于功率MOSFET与功率损耗的主要相关性,因此功率MOSFET至关重要。该方法称为虚拟设计循环,旨在以最少的经验努力优化整体系统性能。这已成功应用于功率MOSFET技术的开发,该技术在应用中提供了出色的动态和静态性能特征。从系统的角度来看,将探索此技术以及其他有望在功率集成功能方面开辟新范式的新兴技术的功率密度转换极限。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号