...
首页> 外文期刊>IEEE Transactions on Nuclear Science >Studies on reducing leakage current of large-area silicon microstrip sensors
【24h】

Studies on reducing leakage current of large-area silicon microstrip sensors

机译:减小大面积硅微带传感器泄漏电流的研究

获取原文
获取原文并翻译 | 示例
           

摘要

8/spl times/4 cm/sup 2/ single-sided p/sup +/-i (or v)-n/sup +/ silicon microstrip sensors with coupling capacitors and polysilicon bias resistors were fabricated with the planar technology, and various techniques used to reduce the leakage currents of sensors and their results are presented. Different gettering processes have been employed to remove the impurities and defects from the sensor active regions, and the Electronic Research and Service Organization (ERSOs) Charge-Coupled Device (CCD) gettering technique, combined with backside polysilicon and oxide-nitride-oxide (ONO) deposition process, was found to be the most effective and suitable one. From the measurement results of the special p/sup +/-i (or v)-n/sup +/ junction test structures, it was found that the sensor leakage current mainly came from the side-wall leakage of its p/sup +/-strip. A modified LOCal Oxidation of Silicon (LOGOS) isolation process has been used to reduce this side-wall leakage. Also, the Sirtl-etch analysis of the sensor revealed that the side-wall leakage current has been caused by residual boron-implantation defects after annealing. These defects would concentrate along the edge of p/sup +/-strip and be enhanced to cause dislocations by the film-edge-induced stress effect. Several annealing techniques have also been studied to remove the boron-implantation damages. The fabricated prototype sensors have been tested in a beam at the CERN Super Proton Synchrotron area. The test results showed that the sensor concept under study is feasible.
机译:8 / spl次/ 4 cm / sup 2 /单面p / sup +/- i(或v)-n / sup + /具有耦合电容器和多晶硅偏置电阻的硅微带传感器采用平面技术制造,并且各种介绍了用于减少传感器泄漏电流的技术及其结果。已经采用了不同的吸气工艺来去除传感器有源区域中的杂质和缺陷,并且电子研究与服务组织(ERSO)电荷耦合器件(CCD)吸气技术结合了背面多晶硅和氮氧化物氧化物(ONO) )沉积过程,被认为是最有效和最合适的过程。根据特殊的p / sup +/- i(或v)-n / sup + /结测试结构的测量结果,发现传感器泄漏电流主要来自其p / sup +的侧壁泄漏。 /-跳闸。已使用改进的硅LOCal氧化(LOGOS)隔离工艺来减少这种侧壁泄漏。此外,传感器的Sirtl蚀刻分析表明,侧壁泄漏电流是由退火后残留的硼注入缺陷引起的。这些缺陷将沿着p / sup +/-条纹的边缘集中,并由于膜边缘引起的应力效应而增强以引起位错。还研究了几种退火技术以消除硼注入损伤。预制的原型传感器已经在CERN超级质子同步加速器区域的光束中进行了测试。测试结果表明,所研究的传感器概念是可行的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号