...
首页> 外文期刊>IEEE Transactions on Microwave Theory and Techniques >On the Conception and Analysis of a 12-GHz Push-Push Phase-Locked DRO
【24h】

On the Conception and Analysis of a 12-GHz Push-Push Phase-Locked DRO

机译:12 GHz推挽锁相DRO的概念和分析

获取原文
获取原文并翻译 | 示例
           

摘要

This paper describes the design and behavior of a 12-GHz push-push dielectric resonator oscillator in a phase-locked environment. This phase-locked dielectric resonator oscillator (PLDRO) differs from conventional designs on many fronts. First, it uses a push-push oscillator for its improved phase noise and reduced fundamental frequency. Second, the phase detection is implemented at a 3-GHz IF as an alternative to detecting at RF using a sampling phase detector (PD). Finally, the push-push PLDRO is tuned via coupled microstrip lines to minimize oscillator loading. These modifications are intended to minimize the risk of PLDRO lock failures by maintaining a constant PD gain via amplifiers operating at P_(1dB), and by halving the DRO fundamental frequency using the push-push approach. Experimental results indicate a fundamental suppression of 27 dBc, and single-sideband phase noise densities of -105, -110, and -125 dBc/Hz at 10-kHz, 100-kHz, and 1-MHz offsets, respectively, from a 12-GHz carrier.
机译:本文介绍了在锁相环境下12 GHz推挽式介质谐振器振荡器的设计和性能。该锁相介质谐振器振荡器(PLDRO)在许多方面与常规设计不同。首先,它使用推挽振荡器来改善相位噪声并降低基频。其次,相位检测是在3-GHz IF上实现的,以替代使用采样相位检测器(PD)在RF上进行检测。最后,通过耦合的微带线调整推挽式PLDRO,以最大程度地减少振荡器负载。这些修改旨在通过通过工作在P_(1dB)的放大器维持恒定的PD增益,以及使用推挽方法将DRO基频减半来最大程度地降低PLDRO锁定失败的风险。实验结果表明,在10kHz,100kHz和1MHz的偏移下,分别从12dB和12MHz偏移,基本抑制了27dBc,单边带相位噪声密度分别为-105,-110和-125dBc / Hz。 -GHz载波。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号