首页> 外文期刊>Microwave Theory and Techniques, IEEE Transactions on >CMOS DSB Transmitter With Low TX Noise for UHF RFID Reader System-on-Chip
【24h】

CMOS DSB Transmitter With Low TX Noise for UHF RFID Reader System-on-Chip

机译:具有低TX噪声的CMOS DSB发送器,用于UHF RFID读取器片上系统

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a new design for a CMOS double-sideband (DSB) RF transmitter (TX) integrated circuit (IC) for UHF RF indentification (RFID) reader system-on-chip. Due to the strong demand for high linearity, low TX noise, and low cost, a CMOS passive up-conversion mixer with an adaptive bias circuit is proposed. High linearity of the passive mixer can be maintained over a wide range of dc levels from the dc-coupled IF signals using the proposed adaptive biasing circuit. A linear two-stage CMOS power amplifier (PA) follows the up-conversion mixer so that the overall third-order output intercept point (OIP3) of the two-stage PA is improved by the optimized design of the first stage in its biasing condition, the cell size, and due to inter-stage matching. The designed TX IC is fabricated using a ${hbox {0.18-}}mu{hbox {m}}$ standard CMOS process and the implemented passive mixer exhibits a low double-sideband noise figure (DSB NF) of 4 dB and a high OIP3 of 13.3 dBm. The implemented PA exhibits a high-output 1-dB compression point (OP1dB) of 18 dBm, and a clear sweet spot in OIP3 of as high as 36.8 dBm at the two-tone average output power of 10 dBm. The implemented overall TX IC has a size of ${hbox {960}} times {hbox {670}}~mu{hbox{m}}^{2}$ and the overall circuit performed with a gain of 17.8 dB, a high OP1dB of 17.6 dBm, an OIP3 of 28 dBm, and has a low DSB NF of 11.2 dB while consuming a biasing current of 58 mA from a 3.3-V supply. The proposed design also satisfies the spectral mask of the RFID standard for an output power of up to 18 dBm for the double-sideband amplitude shift-keying signals.
机译:本文提出了一种用于UHF射频识别(RFID)阅读器片上系统的CMOS双边带(DSB)射频发送器(TX)集成电路(IC)的新设计。由于对高线性度,低TX噪声和低成本的强烈需求,提出了一种具有自适应偏置电路的CMOS无源上变频混频器。使用所提出的自适应偏置电路,可以在宽范围的直流电平范围内从直流耦合的IF信号中保持无源混频器的高线性度。线性两级CMOS功率放大器(PA)跟随上变频混频器,因此通过在其偏置条件下对第一级进行优化设计,可以改善两级PA的整体三阶输出截取点(OIP3) ,像元大小以及阶段间匹配。使用$ {hbox {0.18-}} mu {hbox {m}} $标准CMOS工艺制造设计的TX IC,并且实现的无源混频器展现出4 dB的低双边带噪声系数(DSB NF)和高的OIP3为13.3 dBm。实施的PA表现出18 dBm的高输出1 dB压缩点(OP1dB),在10 dBm的两音平均输出功率下,OIP3的清晰甜点高达36.8 dBm。已实现的整体TX IC的大小为$ {hbox {960}}乘以{hbox {670}}〜mu {hbox {m}} ^ {2} $,整个电路的增益为17.8 dB, OP1dB为17.6 dBm,OIP3为28 dBm,DSB NF低至11.2 dB,同时消耗3.3 V电源的58 mA偏置电流。对于双边带幅度移键控信号,建议的设计还满足RFID标准的频谱掩模,其输出功率高达18 dBm。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号