...
首页> 外文期刊>IEEE Transactions on Fuzzy Systems >VLSI hardware architecture for complex fuzzy systems
【24h】

VLSI hardware architecture for complex fuzzy systems

机译:复杂模糊系统的VLSI硬件架构

获取原文
获取原文并翻译 | 示例

摘要

This paper presents the design of a VLSI fuzzy processor, which is capable of dealing with complex fuzzy inference systems, i.e., fuzzy inferences that include rule chaining. The architecture of the processor is based on a computational model whose main features are: the capability to cope effectively with complex fuzzy inference systems; a detection phase of the rule with a positive degree of activation to reduce the number of rules to be processed per inference; parallel computation of the degree of activation of active rules; and representation of membership functions based on /spl alpha/-level sets. As the fuzzy inference can be divided into different processing phases, the processor is made up of a number of stages which are pipelined. In each stage several inference processing phases are performed parallelly. Its performance is in the order of 2 MFLIPS with 256 rules, eight inputs, two chained variables, and four outputs and 5.2 MFLIPS with 32 rules, three inputs, and one output with a clock frequency of 66 MHz.
机译:本文提出了一种VLSI模糊处理器的设计,该处理器能够处理复杂的模糊推理系统,即包含规则链的模糊推理。处理器的体系结构基于一个计算模型,其主要特征是:有效应对复杂模糊推理系统的能力;规则的检测阶段,其激活程度为正,以减少每次推理要处理的规则的数量;并行计算活动规则的激活程度; / spl alpha /级别集的成员函数的表示形式。由于模糊推理可以分为不同的处理阶段,因此处理器由流水线化的多个阶段组成。在每个阶段,并行执行几个推理处理阶段。它的性能大约为2个MFLIPS,具有256个规则,8个输入,两个链接变量和4个输出,以及5.2 MFLIPS,具有32个规则,3个输入和1个输出,时钟频率为66 MHz。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号