首页> 外文期刊>Device and Materials Reliability, IEEE Transactions on >Latch-Up Protection Design With Corresponding Complementary Current to Suppress the Effect of External Current Triggers
【24h】

Latch-Up Protection Design With Corresponding Complementary Current to Suppress the Effect of External Current Triggers

机译:具有相应互补电流的闭锁保护设计可抑制外部电流触发器的影响

获取原文
获取原文并翻译 | 示例
           

摘要

The robustness against latch-up in the integrated circuits can be improved by supporting complementary current at the pad under the latch-up current test (I-test). By inserting additional junctions to form parasitic bipolar sensors, the external trigger can be monitored, and the ESD protection devices can be applied to provide such current and decrease the related perturbation to the internal circuits. The proposed design and the previous work with a single guard ring have been fabricated in the same 0.5-µm 5-V process. The experimental results confirm the enhanced latch-up tolerance of this work and the practicability in the SOC era.
机译:可以通过在闩锁电流测试(I-test)下在焊盘上支持互补电流来提高针对集成电路中闩锁的鲁棒性。通过插入额外的结点以形成寄生双极型传感器,可以监控外部触发器,并且可以使用ESD保护器件来提供这种电流并减少对内部电路的相关干扰。提议的设计和先前使用单个保护环的工作均采用相同的0.5 µm 5-V工艺制造。实验结果证实了这项工作的增强的闩锁容限和在SOC时代的实用性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号