...
首页> 外文期刊>IEEE transactions on device and materials reliability >High-Speed Parallel Decodable Nonbinary Single-Error Correcting (SEC) Codes
【24h】

High-Speed Parallel Decodable Nonbinary Single-Error Correcting (SEC) Codes

机译:高速并行可解码非二进制单纠错(SEC)代码

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

This paper presents a novel construction scheme for nonbinary single-error correcting (SEC) codes that yields high-speed parallel decoding. The proposed scheme utilizes two methods, namely, Improved and Reordered; these methods can be also combined. Both of these methods reduce the number of 1's in the parity-check matrix (H-matrix) by reducing the 1's in every row vector. This results in a reduction in the gate depth in the syndrome generator, thus achieving a shorter delay time for parallel decoding. In the proposed Improved method, for a single -bit byte (i.e., -ary symbol) error correcting code, the submatrix of the H-matrix corresponding to every -bit byte is multiplied with a regular matrix. The so-called improved submatrix is generated using a heuristic (greedy) algorithm. The proposed Reordered method selects the correct -bit bytes for deletion when shortening is performed. Simulation results show that the proposed scheme accomplishes a faster parallel decoding time than existing schemes. Furthermore, the proposed scheme is applicable to any class of linear SEC codes, whereas existing schemes are applicable only to specific codes. Extensive simulation results are provided to substantiate the viability of the proposed codes for faster parallel decoding (albeit incurring for most cases in modest increases of area and power dissipation due to additional circuitry).
机译:本文提出了一种新的非二进制单纠错(SEC)码的构造方案,该方案可产生高速并行解码。所提出的方案利用了两种方法,即改进和重新排序。这些方法也可以结合使用。这两种方法都通过减少每个行向量中的1来减少奇偶校验矩阵(H-matrix)中1的数量。这导致校正子生成器中门深度的减小,从而实现了较短的并行解码延迟时间。在所提出的改进方法中,对于单个比特字节(即,-ary符号)纠错码,将与每个比特字节相对应的H-矩阵的子矩阵与规则矩阵相乘。所谓的改进子矩阵是使用启发式(贪婪)算法生成的。提出的“重新排序”方法在执行缩短操作时选择正确的位字节进行删除。仿真结果表明,该方案实现了比现有方案更快的并行解码时间。此外,提出的方案适用于任何类型的线性SEC代码,而现有方案仅适用于特定代码。提供了广泛的仿真结果,以证实所提议代码的可行性,以便进行更快的并行解码(尽管在大多数情况下,由于附加电路,面积和功耗的适度增加会引起这种情况)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号