首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Perturb and simplify: multilevel Boolean network optimizer
【24h】

Perturb and simplify: multilevel Boolean network optimizer

机译:扰动和简化:多级布尔网络优化器

获取原文
获取原文并翻译 | 示例
           

摘要

In this paper, we present logic optimization techniques for multilevel combinational networks. Our techniques apply a sequence of perturbations which result in simplification of the circuit. The perturbation and simplification is achieved through wires/gates addition and removal which are guided by the Automatic Test Pattern Generation (ATPG) based reasoning. The main operations of our approaches are incremental transformations of the circuit (such as adding wires/gates and changing gate's functionality) to remove some particular wire, At each iteration, a summary information of such wires/gates addition and removal is precomputed first. Then, a transformation is chosen to remove several wires at once. We have performed experiments on MCNC benchmarks and compared the results to those of misII and RAMBO. Experimental results are very encouraging.
机译:在本文中,我们提出了用于多层组合网络的逻辑优化技术。我们的技术采用一系列扰动,从而简化了电路。扰动和简化是通过基于“自动测试模式生成”(ATPG)推理的导线/门的添加和移除来实现的。我们方法的主要操作是对电路进行增量转换(例如添加导线/栅极和更改栅极的功能)以删除某些特定的导线。在每次迭代时,首先会预先计算此类导线/栅极的添加和移除的摘要信息。然后,选择一个转换以一次删除多条导线。我们已经在MCNC基准上进行了实验,并将结果与​​misII和RAMBO的结果进行了比较。实验结果非常令人鼓舞。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号