...
首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >High-speed clock network sizing optimization based on distributed RC and lossy RLC interconnect models
【24h】

High-speed clock network sizing optimization based on distributed RC and lossy RLC interconnect models

机译:基于分布式RC和有损RLC互连模型的高速时钟网络规模优化

获取原文
获取原文并翻译 | 示例
           

摘要

To achieve path delay balance, instead of making faster paths slower by elongating wires used in most zero skew clock routing methods, we make slower paths faster by the wire sizing. The wire sizing technique is frequently used by IC designers to minimize the clock skew caused by the unbalanced RC delays and transmission line noises. However, manual sizing takes a long time and lacks accurate relationship between the timing and wire widths. This paper formulates the optimal clock sizing problem and proposes a sizing optimization algorithm based on Gauss-Marquardt's least square minimization method. The minimum skew is achieved by this method due to its uphill mechanism of searching the global minimum by selecting a proper Lagrange multiplier dynamically at each iteration. The optimization is guided by the delay calculation based on a distributed RLC interconnect model which takes into the account the nonnegligible inductance in high-speed long interconnects (such as on the substrate of a multichip module). The algorithm and delay model can handle a general clock network including loops such as a clock mesh. For testing examples of equal path length clock trees, this algorithm can further achieve 10/spl times/ skew reduction and 14% path delay reduction after the sizing.
机译:为了实现路径延迟平衡,我们没有通过延长大多数零偏斜时钟路由方法中使用的导线来使较快的路径变慢,而是通过导线尺寸使较慢的路径变快了。 IC设计人员经常使用线径调整技术来最小化由不平衡的RC延迟和传输线噪声引起的时钟偏斜。但是,手工定型需要很长时间,并且在时序和线宽之间缺乏精确的关系。本文提出了最佳的时钟大小确定问题,并提出了一种基于高斯-马夸特最小二乘最小化方法的大小优化算法。通过此方法可以实现最小偏斜,这是由于该方法具有上坡机制,该机制通过在每次迭代中动态选择适当的Lagrange乘数来搜索全局最小值。优化是由基于分布式RLC互连模型的延迟计算指导的,该模型考虑了高速长互连(例如在多芯片模块的基板上)的不可忽略的电感。该算法和延迟模型可以处理包括诸如时钟网格之类的环路的通用时钟网络。对于相同路径长度时钟树的测试示例,该算法在调整大小后可以进一步实现10 / spl次/偏斜减少和14%路径延迟减少。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号