首页> 外文期刊>Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on >Fast Node Merging With Don't Cares Using Logic Implications
【24h】

Fast Node Merging With Don't Cares Using Logic Implications

机译:快速节点合并与使用逻辑含义无关紧要

获取原文
获取原文并翻译 | 示例
           

摘要

Node merging is a popular and effective logic restructuring technique that has recently been applied to minimize logic circuits. However, in the previous satisfiability (SAT)-based methods, the search for node mergers required trial-and-error validity checking of a potentially large set of candidate mergers. Here, we propose a new method, which directly identifies node mergers using logic implications without any SAT solving calls. Although the efficiency benefits of the method come at the expense of quality, we further engage the redundancy removal and the wire replacement techniques to enhance its quality. The experimental results show that the proposed optimization method achieves approximately 46 times the speedup while possessing a competitive capability of circuit minimization compared to the state-of-the-art method.
机译:节点合并是一种流行且有效的逻辑重组技术,最近已被采用以最小化逻辑电路。但是,在以前的基于可满足性(SAT)的方法中,搜索节点合并需要对潜在的大量候选合并进行反复试验有效性检查。在这里,我们提出了一种新方法,该方法使用逻辑含义直接识别节点合并,而无需任何SAT解决调用。尽管该方法的效率优势是以质量为代价的,但我们进一步采用了冗余消除和导线更换技术以提高其质量。实验结果表明,与最新方法相比,所提出的优化方法可实现约46倍的加速,同时具有电路最小化的竞争能力。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号