首页> 外文期刊>Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on >Rapid Co-Optimization of Processing and Circuit Design to Overcome Carbon Nanotube Variations
【24h】

Rapid Co-Optimization of Processing and Circuit Design to Overcome Carbon Nanotube Variations

机译:快速共同优化工艺和电路设计,以克服碳纳米管的变化

获取原文
获取原文并翻译 | 示例
       

摘要

Carbon nanotube field-effect transistors (CNFETs) are promising candidates for building energy-efficient digital systems at highly scaled technology nodes. However, carbon nanotubes (CNTs) are inherently subject to variations that reduce circuit yield, increase susceptibility to noise, and severely degrade their anticipated energy and speed benefits. Joint exploration and optimization of CNT processing options and CNFET circuit design are required to overcome this outstanding challenge. Unfortunately, existing approaches for such exploration and optimization are computationally expensive, and mostly rely on trial-and-error-based techniques. In this paper, we present a framework that quickly evaluates the impact of CNT variations on circuit delay and noise margin, and systematically explores the large space of CNT processing options to derive optimized CNT processing and CNFET circuit design guidelines. We demonstrate that our framework: 1) runs over faster than existing approaches and 2) accurately identifies the most important CNT processing parameters, together with CNFET circuit design parameters (e.g., for CNFET sizing and standard cell layouts), to minimize the impact of CNT variations on CNFET circuit speed with ≤5% energy cost, while simultaneously meeting circuit-level noise margin and yield constraints.
机译:碳纳米管场效应晶体管(CNFET)是在高度扩展的技术节点上构建节能数字系统的有希望的候选者。但是,碳纳米管(CNT)固有地会发生变化,从而降低电路产量,增加对噪声的敏感性并严重降低其预期的能量和速度效益。需要联合探索和优化CNT处理选项和CNFET电路设计,以克服这一巨大挑战。不幸的是,用于这种探索和优化的现有方法在计算上是昂贵的,并且主要依赖于基于试验和错误的技术。在本文中,我们提出了一个框架,该框架可以快速评估CNT变化对电路延迟和噪声容限的影响,并系统地探索CNT处理选项的巨大空间,以得出优化的CNT处理和CNFET电路设计准则。我们证明了我们的框架:1)比现有方法运行速度更快; 2)准确识别最重要的CNT处理参数以及CNFET电路设计参数(例如,用于CNFET尺寸调整和标准单元布局),以最大程度地减小CNT的影响≤5%的能源成本,同时满足电路级噪声容限和良率约束。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号