...
首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Formal Verification of Arithmetic Circuits by Function Extraction
【24h】

Formal Verification of Arithmetic Circuits by Function Extraction

机译:通过函数提取对算术电路进行形式验证

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents an algebraic approach to functional verification of gate-level, integer arithmetic circuits. It is based on extracting a unique bit-level polynomial function computed by the circuit directly from its gate-level implementation. The method can be used to verify the arithmetic function computed by the circuit against its known specification, or to extract an arithmetic function implemented by the circuit. Experiments were performed on arithmetic circuits synthesized and mapped onto standard cells using ABC system. The results demonstrate scalability of the method to large arithmetic circuits, such as multipliers, multiply-accumulate, and other elements of arithmetic datapaths with up to 512-bit operands and over 2 million gates. The results show that our approach wins over the state-of-the-art SAT/satisfiability modulo theory solvers by several orders of magnitude of CPU time. The procedure has linear runtime and memory complexity, measured by the number of logic gates.
机译:本文提出了一种代数方法,对门级整数运算电路进行功能验证。它基于直接从电路的门级实现中提取电路计算出的唯一位级多项式函数。该方法可用于对照电路的已知规格验证电路计算出的算术函数,或提取电路实现的算术函数。对合成的算术电路进行了实验,并使用ABC系统将其映射到标准单元上。结果表明,该方法可扩展到大型算术电路,例如乘法器,乘法累加和算术数据路径的其他元素,最多具有512位操作数和超过200万门。结果表明,我们的方法比CPU时间节省了几个数量级,从而胜过了最新的SAT /可满足性模理论求解器。该过程具有线性运行时间和内存复杂性,由逻辑门的数量来衡量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号