...
首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >A Novel Hierarchical Circuit LUT Model for SOI Technology for Rapid Prototyping
【24h】

A Novel Hierarchical Circuit LUT Model for SOI Technology for Rapid Prototyping

机译:一种用于快速原型技术的SOI技术的新型分层电路LUT模型

获取原文
获取原文并翻译 | 示例
           

摘要

In this paper, a new look-up table (LUT) method is proposed to reduce the simulation time and the run time memory requirement for large logic and mixed signal simulations. In the proposed method, for the first time, circuit with multiple devices is replaced by one LUT model, called circuit LUT. The replacement results in significant reduction of the run time memory requirement. The replacement also reduces the number of interpolation steps to be performed at every Newton-Raphson iteration during the simulation that results in significant reduction of simulation time. With the proposed method, the simulation speed is improved by two times over the conventional LUT models developed for devices. In addition, 25% reduction in the run time memory requirement is also achieved by the proposed method.
机译:在本文中,提出了一种新的查找表(LUT)方法来减少大型逻辑和混合信号模拟的模拟时间和运行时内存要求。在所提出的方法中,首次使用多个设备的电路被一个LUT模型所取代,称为电路LUT。更换导致运行时内存要求的显着降低。替换还减少了在模拟期间在每个牛顿-Raphson迭代中执行的插值步骤的数量导致模拟时间显着降低。利用所提出的方法,模拟速度通过对设备开发的传统LUT模型提高了两倍。此外,通过所提出的方法还可以实现运行时间内存要求的25%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号