【24h】

DR-Scan: Dual-Rail Asynchronous Scan DfT and ATPG

机译:DR扫描:双轨异步扫描DfT和ATPG

获取原文
获取原文并翻译 | 示例
           

摘要

Due to many state-holding elements in asynchronous circuits, many faults need two-pattern tests. This paper presents a test methodology (DR-scan) for dual-rail asynchronous circuits. Our design for testability is a full-scan, clock-less technique that supports both one-pattern and two-pattern tests for single stuck-at faults. DR-scan is able to test memory elements in dual-rail logic without breaking local feedback loops. To reduce test time, we choose a minimum set of selected test configurations (TCs). If there are more than one selected TCs, we need to split scan latches into multiple scan chains. To apply two-pattern tests, we partition the circuit using vertex coloring. With our test methodology, we can apply traditional full-scan automatic test pattern generation (ATPG) to generate two-pattern tests with high test coverage. Experimental results show our methodology can achieve test coverage up to nearly 94% for various asynchronous circuits.
机译:由于异步电路中有许多状态保持元素,因此许多故障都需要进行两模式测试。本文介绍了双轨异步电路的测试方法(DR扫描)。我们的可测试性设计是一种全扫描,无时钟的技术,可支持针对单个卡住故障的一模式和两模式测试。 DR-scan能够以双轨逻辑测试存储元件,而不会破坏本地反馈环路。为了减少测试时间,我们选择了一组最少的选定测试配置(TC)。如果选择的TC多于一个,我们需要将扫描锁存器分成多个扫描链。为了应用两模式测试,我们使用顶点着色对电路进行划分。利用我们的测试方法,我们可以应用传统的全扫描自动测试模式生成(ATPG)来生成具有高测试覆盖率的两模式测试。实验结果表明,我们的方法可以为各种异步电路实现高达94%的测试覆盖率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号