...
首页> 外文期刊>IEEE Transactions on Circuits and Systems >Long pipelines in single-chip digital signal processors-concepts and case study
【24h】

Long pipelines in single-chip digital signal processors-concepts and case study

机译:单芯片数字信号处理器中的长管线-概念和案例研究

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

The effectiveness of long pipelines in single-chip digital signal processors for complex algorithms was studied using a processor model with 25 pipeline stages. The processor is based on a Harvard architecture. Pipelining is used to reduce the instruction cycle time compared to current signal processors. Key features of the processor model are data-stationary pipeline control, local resolution of pipeline hazards with buffering, multiple branch prediction, a mixed relative-incremental addressing scheme, and asynchronous communication between pipeline and environment. The processor is implemented as a software model. The results show that high pipeline utilization can be achieved for a variety of algorithms leading to a significantly higher performance than achieved by conventional single-chip signal processors with Harvard architecture.
机译:使用具有25个流水线级的处理器模型研究了单芯片数字信号处理器中长流水线对复杂算法的有效性。该处理器基于哈佛架构。与当前信号处理器相比,流水线可减少指令周期时间。处理器模型的关键特性是数据平稳流水线控制,通过缓冲本地解决流水线危害,多分支预测,混合的相对增量寻址机制以及流水线与环境之间的异步通信。处理器被实现为软件模型。结果表明,对于各种算法,可以实现较高的流水线利用率,从而比具有哈佛架构的传统单芯片信号处理器所获得的性能要高得多。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号