首页> 外文期刊>IEEE Transactions on Circuits and Systems. I, Regular Papers >A compact high-speed Miller-capacitance-based sample-and-holdcircuit
【24h】

A compact high-speed Miller-capacitance-based sample-and-holdcircuit

机译:紧凑的基于米勒电容的高速采样保持电路

获取原文
获取原文并翻译 | 示例
       

摘要

The existing Miller-capacitance-based sample-and-hold circuit has been simplified into a compact one, achieved by replacing the operational amplifier in the Miller feedback circuit with a simple CMOS inverter. As a result, the area consumption is greatly reduced while maintaining the original advantages of high switching speed and high sampling precision. The on-chip test circuitry for the proposed compact sample-and-hold has been fabricated and characterized. Experimental results have shown that for a short clock transition time down to equipment limit of 1.8 ns, the sampling error becomes independent of the input over a small input voltage range of 1 V. This range can be substantially expanded by lowering the clock transition time, moreover, another compact Miller-capacitance-based sample-and-hold circuit with a dummy transistor included has been implemented on-chip and has experimentally exhibited a sampling error voltage of less than 6 mV over an input voltage range of 2.5 V. The spectrum behaviors of the compact circuits with and without a dummy transistor have been measured, showing an improvement on the quality of the circuit by increasing the clock frequency
机译:现有的基于Miller电容的采样保持电路已简化为紧凑的电路,方法是用简单的CMOS反相器代替Miller反馈电路中的运算放大器。结果,在保持高切换速度和高采样精度的原始优点的同时,大大减少了面积消耗。拟议的紧凑型采样保持器的片上测试电路已经制造并表征。实验结果表明,在很短的时钟转换时间内,直到设备极限为1.8 ns,在1 V的较小输入电压范围内,采样误差都变得与输入无关。通过降低时钟转换时间,可以大大扩展该范围,此外,在芯片上实现了另一种紧凑的基于米勒电容的采样和保持电路,其中包括一个虚拟晶体管,并且在2.5 V的输入电压范围内,实验显示的采样误差电压小于6 mV。测量了带有和不带有虚拟晶体管的紧凑型电路的行为,通过增加时钟频率显示出电路质量的改善

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号