...
首页> 外文期刊>IEEE Transactions on Circuits and Systems. I, Regular Papers >Clock-gating and its application to low power design of sequentialcircuits
【24h】

Clock-gating and its application to low power design of sequentialcircuits

机译:时钟门控及其在时序电路低功耗设计中的应用

获取原文
获取原文并翻译 | 示例
           

摘要

This paper models the clock behavior in a sequential circuit by a quaternary variable and uses this representation to propose and analyze two clock-gating techniques. It then uses the covering relationship between the triggering transition of the clock and the active cycles of various flip flops to generate a derived clock for each flip flop in the circuit. A technique for clock gating is also presented, which generates a derived clock synchronous with the master clock. Design examples using gated clocks are provided next. Experimental results show that these designs have ideal logic functionality with lower power dissipation compared to traditional designs
机译:本文利用一个四元变量对时序电路中的时钟行为进行建模,并使用这种表示来提出和分析两种时钟门控技术。然后,它使用时钟的触发跃迁与各种触发器的有效周期之间的覆盖关系,为电路中的每个触发器生成派生时钟。还提出了一种时钟门控技术,该技术可生成与主时钟同步的派生时钟。接下来提供使用门控时钟的设计示例。实验结果表明,与传统设计相比,这些设计具有理想的逻辑功能且功耗更低

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号