首页> 外文期刊>IEEE Transactions on Circuits and Systems. I, Regular Papers >Optimized design of high fan-in multiplexers using tri-state buffers
【24h】

Optimized design of high fan-in multiplexers using tri-state buffers

机译:使用三态缓冲器的高扇入多路复用器的优化设计

获取原文
获取原文并翻译 | 示例
       

摘要

In this work, a strategy to design high-fan-in multiplexers with minimum delay is proposed. The work extends the optimization proposed by Lin (2000) to the case of switches with driving capability, that exhibit better performance in terms of noise immunity as well as being suitable for voltage scaling, which are becoming increasingly important properties in today's CMOS technologies. Moreover, the design strategy explicitly accounts for wiring parasitics in design equations. The criteria found are simple and useful right from the early design phases, as well as being independent of the technology used. In addition, an approximate expression of delay is given to predict the speed performance achievable for a given process before actually carrying out the optimized design. As a design example, a 256-input multiplexer was designed and simulated after extracting the parasitics from layout using a 0.35-μm CMOS process. The predicted delay agrees well with simulation data.
机译:在这项工作中,提出了一种设计延迟最小的高扇入多路复用器的策略。这项工作将Lin(2000)提出的优化扩展到具有驱动能力的开关的情况,这些开关在抗噪声性方面表现出更好的性能,并且适合于电压定标,在当今的CMOS技术中,这些特性正变得越来越重要。此外,设计策略明确考虑了设计公式中的布线寄生现象。从早期设计阶段开始,发现的标准既简单又有用,并且与所使用的技术无关。另外,在实际执行优化设计之前,给出了延迟的近似表达式以预测给定过程可实现的速度性能。作为设计示例,在使用0.35-μmCMOS工艺从布局中提取寄生效应之后,设计并仿真了256输入多路复用器。预测的延迟与仿真数据非常吻合。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号