首页> 外文期刊>IEEE Transactions on Circuits and Systems. I, Regular Papers >Design methodology and advances in nested-Miller compensation
【24h】

Design methodology and advances in nested-Miller compensation

机译:设计方法和嵌套米勒补偿的进展

获取原文
获取原文并翻译 | 示例
       

摘要

The nested Miller compensation of three-stage amplifiers is reviewed by using a simple design-oriented approach. The method provides stable amplifiers by accurately controlling the overall phase margin as well as that of the internal loop. Furthermore, the use of nulling resistors to remove the RHP zeros is discussed and optimization criteria are described. A novel technique is presented which allows an amplifier's frequency and settling performance to be greatly improved without increasing power consumption. Thanks to the small compensation capacitors employed, the approach is amenable for integration and in particular where large load capacitors have to be driven. SPICE simulations based on a 0.8-μm CMOS design are given and found in remarkable agreement with the theoretical analysis
机译:通过使用一种简单的面向设计的方法,可以回顾三级放大器的嵌套米勒补偿。该方法通过精确控制整体相位裕度以及内部环路的相位裕度来提供稳定的放大器。此外,讨论了使用调零电阻来去除RHP零点并描述了优化标准。提出了一种新颖的技术,可以在不增加功耗的情况下极大地提高放大器的频率和建立性能。由于采用了小的补偿电容器,该方法适用于集成,特别是在必须驱动大负载电容器的情况下。给出了基于0.8μmCMOS设计的SPICE仿真,并与理论分析非常一致

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号