首页> 外文期刊>IEEE Transactions on Circuits and Systems. I, Regular Papers >Digital Implementation of a Wavelet-Based Event Detector for Cardiac Pacemakers
【24h】

Digital Implementation of a Wavelet-Based Event Detector for Cardiac Pacemakers

机译:基于小波的心脏起搏器事件检测器的数字实现

获取原文
获取原文并翻译 | 示例
       

摘要

This paper presents a digital hardware implementation of a novel wavelet-based event detector suitable for the next generation of cardiac pacemakers. Significant power savings are achieved by introducing a second operation mode that shuts down 2/3 of the hardware for long time periods when the pacemaker patient is not exposed to noise, while not degrading performance. Due to a 0.13-μm CMOS technology and the low clock frequency of 1 kHz, leakage power becomes the dominating power source. By introducing sleep transistors in the power-supply rails, leakage power of the hardware being shut off is reduced by 97%. Power estimation on RTL-level shows that the overall power consumption is reduced by 67% with a dual operation mode. Under these conditions, the detector is expected to operate in the sub-μW region. Detection performance is evaluated by means of databases containing electrograms to which five types of exogenic and endogenic interferences are added. The results show that reliable detection is obtained at moderate and low signal to noise-ratios (SNRs). Average detection performance in terms of detected events and false alarms for 25-dB SNR is P{sub}D = 0.98 and P{sub}(FA) = 0.014, respectively.
机译:本文介绍了一种适用于下一代心脏起搏器的新型基于小波的事件检测器的数字硬件实现。通过引入第二种操作模式可以节省大量电能,该第二种操作模式在起搏器患者没有受到噪声影响的同时长时间关闭硬件的2/3且不会降低性能。由于采用0.13μmCMOS技术和1 kHz的低时钟频率,泄漏功率成为主要电源。通过在电源轨中引入睡眠晶体管,可以将关闭的硬件的泄漏功率降低97%。 RTL级的功耗估算表明,采用双工作模式时,总体功耗降低了67%。在这些条件下,检测器有望在亚μW范围内工作。通过包含电图的数据库评估检测性能,其中添加了五种类型的外源性和内源性干扰。结果表明,在中等和低信噪比(SNR)时可获得可靠的检测。就25 dB SNR而言,就检测到的事件和误报而言,平均检测性能分别为P {sub} D = 0.98和P {sub}(FA)= 0.014。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号