首页> 外文期刊>IEEE Transactions on Circuits and Systems. I, Regular Papers >Scalable and Modular Memory-Based Systolic Architectures for Discrete Hartley Transform
【24h】

Scalable and Modular Memory-Based Systolic Architectures for Discrete Hartley Transform

机译:基于可扩展和模块化内存的离散Hartley变换的收缩架构

获取原文
获取原文并翻译 | 示例
       

摘要

In this paper, we present a design framework for scalable memory-based implementation of the discrete Hartley transform (DHT) using simple and efficient systolic and systolic-like structures for short and prime transform lengths, as well as, for lengths 4 and 8. We have used the proposed short-length structures to construct highly modular architectures for higher transform lengths by a new prime-factor implementation approach. The structures proposed for the prime-factor DHT, interestingly, do not involve any transposition hardware/time. Besides, it is shown here that an N-point DHT can be computed efficiently from two (N/2)-point DHTs of its even- and odd-indexed input subsequences in a recursive manner using a ROM-based multiplication stage. Apart from flexibility of implementation, the proposed structures offer significantly lower area-time complexity compared with the existing structures. The proposed schemes of computation of the DHT can conveniently be scaled not only for higher transform lengths but also according to the hardware constraint or the throughput requirement of the application.
机译:在本文中,我们提出了一个设计框架,该设计框架使用简单有效的收缩期和类收缩期结构,针对短和素数转换长度以及长度4和8进行基于可扩展的基于内存的离散Hartley变换(DHT)实现。我们已经使用提出的短长度结构通过新的素因数实现方法来构建高度模块化的结构,以实现更高的变换长度。有趣的是,针对素因DHT提出的结构不涉及任何转置硬件/时间。此外,这里示出了可以使用基于ROM的乘法级以递归方式从其偶数索引和奇数索引输入子序列的两个(N / 2)点DHT高效地计算出N点DHT。除了实施的灵活性之外,与现有结构相比,所提出的结构提供了大大降低的时空复杂性。所提出的DHT计算方案不仅可以方便地缩放到更高的变换长度,还可以根据硬件限制或应用程序的吞吐量要求进行缩放。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号