首页> 外文期刊>IEEE Transactions on Circuits and Systems. I, Regular Papers >Fundamental Limitations of Continuous-Time Delta–Sigma Modulators Due to Clock Jitter
【24h】

Fundamental Limitations of Continuous-Time Delta–Sigma Modulators Due to Clock Jitter

机译:时钟抖动导致连续时间Δ-Σ调制器的基本局限性

获取原文
获取原文并翻译 | 示例
       

摘要

We examine noise due to clock jitter in single-loop low-pass continuous-time delta-sigma (Delta Sigma) modulators (CT-DSMs) employing nonreturn to zero (NRZ) feedback digital-to-analog converters (DACs). Using the discrete-time version of the Bode sensitivity integral, we derive a lower bound on jitter noise and its relationship to the noise transfer function (NTF) of the modulator. We show that NTFs with optimized zeros result in lower jitter noise than those with all zeros at the origin. We give intuition to a recent observation (arrived through numerical optimization) that NTFs with peaking in their passbands have lower jitter noise than maximally flat NTFs. We propose a design procedure that minimizes the sum of the quantization and jitter noise. The arguments regarding Delta Sigma analog-to-digital converters are extended to Delta Sigma DACs and measurement results are presented.
机译:我们在采用不归零(NRZ)反馈数模转换器(DAC)的单环低通连续时间Δ-Σ(Delta Sigma)调制器(CT-DSM)中检查由于时钟抖动引起的噪声。使用Bode灵敏度积分的离散时间版本,我们得出了抖动噪声的下限及其与调制器的噪声传递函数(NTF)的关系。我们显示,与原始点全为零的NTF相比,优化零点的NTF产生的抖动噪声更低。我们直觉到最近的一项观察(通过数值优化获得),其通带达到峰值的NTF的抖动噪声低于最大平坦的NTF。我们提出了一种使量化和抖动噪声之和最小的设计程序。关于Delta Sigma模数转换器的论点扩展到了Delta Sigma DAC,并给出了测量结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号