...
首页> 外文期刊>IEEE Transactions on Circuits and Systems. II, Analog and Digital Signal Processing >A Behavioral Modeling Approach to the Design of a Low Jitter Clock Source
【24h】

A Behavioral Modeling Approach to the Design of a Low Jitter Clock Source

机译:一种低抖动时钟源设计的行为建模方法

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

Designing a low-jitter clock synthesizer is not a trivial task. Multiple noise and disturbance sources combine together in the nonlinear blocks of the phased-lock loop (PLL) affecting its performance. Moreover, deceptively small circuit nonideal characteristics can have nonnegligible effects in the behavior of the whole system. A behavioral modeling approach allowing a systematic design of the PLL is discussed here. This approach allows the designer to maintain a grasp of the fundamentals using coarse models at the early stage of the design and to eventually gain insight on the lower order effects by gradually increasing the level of detail as the design develops. Moreover, accurate design specifications for the actual circuit blocks are obtained and, eventually the transistor-level results can be back-annotated into the behavioral model for further verification. This methodology is here demonstrated in the context of the modeling, design and the implementation of a fully integrated BiCMOS 1.76 ps rms jitter 180-MHz clock synthesizer. A detailed functional model including the crystal oscillator, the main circuit nonlinearities, and noise sources of the PLL is presented. The building blocks' models development has been motivated by actual circuit implementations. Moreover, computational pitfalls have been identified and solutions have been proposed. Finally, the key behavioral model results have been compared against measured results obtained from an actual fabricated prototype validating the effectiveness of the proposed approach.
机译:设计低抖动时钟合成器并非易事。多个噪声和干扰源在锁相环(PLL)的非线性模块中组合在一起,从而影响其性能。而且,看似小的电路非理想特性可能对整个系统的行为产生不可忽略的影响。这里讨论了一种行为建模方法,允许系统地设计PLL。通过这种方法,设计人员可以在设计的早期阶段使用粗糙的模型来掌握基本原理,并通过随着设计的发展逐步增加详细程度来最终了解低阶效果。而且,可以获得实际电路模块的准确设计规范,并且最终可以将晶体管级结果回注到行为模型中,以进行进一步验证。本文在完全集成的BiCMOS 1.76 ps rms抖动180-MHz时钟合成器的建模,设计和实现的背景下演示了该方法。给出了详细的功能模型,包括晶体振荡器,主电路非线性和PLL的噪声源。构建模块的模型开发受到实际电路实现的推动。此外,已经确定了计算陷阱,并提出了解决方案。最后,将关键行为模型结果与从实际制造的原型获得的测量结果进行比较,验证了所提出方法的有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号