...
首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >A High-Throughput LDPC Decoder Architecture With Rate Compatibility
【24h】

A High-Throughput LDPC Decoder Architecture With Rate Compatibility

机译:具有速率兼容性的高吞吐量LDPC解码器架构

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

This paper presents a high-throughput decoder architecture for rate-compatible (RC) low-density parity-check (LDPC) codes which supports arbitrary code rates between the rate of mother code and 1. Puncturing techniques are applied to produce different rates for quasi-cyclic (QC) LDPC codes with dual-diagonal parity structure. Simulation results show that our selected puncturing scheme only introduces the BER performance degradation of less than 0.2 dB, compared with the dedicated codes for different rates specified in the IEEE 802.16e (WiMax) standard. Subsequently, parallel layered decoding architecture (PLDA) is employed for high-throughput decoder design. While the original PLDA is lack of rate flexibility, the problem is solved gracefully by incorporating the puncturing scheme. As a case study, an RC-LDPC decoder based on the rate-1/2 WiMax LDPC code is implemented in the CMOS 65-nm process. The clock frequency is 1.1 GHz, and the synthesis core area is 1.96 mm$^{2}$. The decoder can achieve an input throughput of 1.28 Gb/s at ten iterations and supports any rate between 1/2 and 1.
机译:本文提出了一种用于速率兼容(RC)低密度奇偶校验(LDPC)码的高吞吐量解码器架构,该架构支持母码和1的码率之间的任意码率。采用打孔技术来为准码产生不同的码率具有双对角奇偶校验结构的循环(QC)LDPC码。仿真结果表明,与IEEE 802.16e(WiMax)标准中指定的不同速率专用代码相比,我们选择的删余方案仅导致BER性能下降不到0.2 dB。随后,并行层解码架构(PLDA)被用于高吞吐量解码器设计。虽然原始PLDA缺乏速率灵活性,但通过合并删余方案可以很好地解决该问题。作为案例研究,在CMOS 65 nm工艺中实现了基于1/2 WiMax LDPC码的RC-LDPC解码器。时钟频率为1.1 GHz,合成核心区域为1.96 mm $ ^ {2} $。解码器可以在十次迭代中实现1.28 Gb / s的输入吞吐量,并支持1/2到1之间的任何速率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号