...
首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >An All-Digital PLL Frequency Synthesizer With an Improved Phase Digitization Approach and an Optimized Frequency Calibration Technique
【24h】

An All-Digital PLL Frequency Synthesizer With an Improved Phase Digitization Approach and an Optimized Frequency Calibration Technique

机译:具有改进的相位数字化方法和优化的频率校准技术的全数字PLL频率合成器

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents an all-digital phase-locked loop (ADPLL) that features separate use of integer and fractional parts for the phase digitization in the feedback path. This separation simplifies the circuit implementation allowing reduced power consumption and silicon area. The proposed arrangement frees the ADPLL from potential metastability hazard during fine-tuning operation. Furthermore, it eliminates spurious tones associated with frequency reference retiming. In addition, the ADPLL employs an original frequency calibration technique that allows an extremely fine calibration resolution with minimized calibration time. Theoretical analysis is provided for both the architectural modification and frequency calibration technique. The ADPLL has been implemented in a 65-nm CMOS. Its simulation and measurement results are presented.
机译:本文提出了一种全数字锁相环(ADPLL),其特征是分别使用整数部分和小数部分来进行反馈路径中的相位数字化。这种分离简化了电路实现,从而降低了功耗和硅面积。拟议的安排使ADPLL在微调操作期间免于潜在的亚稳危险。此外,它消除了与频率参考重定时相关的杂散音。此外,ADPLL采用了原始的频率校准技术,该技术可在极短的校准时间的情况下实现极高的校准分辨率。为架构修改和频率校准技术提供了理论分析。 ADPLL已在65nm CMOS中实现。给出了其仿真和测量结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号