...
首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >A Flexible Low Power DSP With a Programmable Truncated Multiplier
【24h】

A Flexible Low Power DSP With a Programmable Truncated Multiplier

机译:具有可编程截断乘法器的灵活低功耗DSP

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

Truncated multiplication reduces part of the power required by multipliers by only computing the most-significant bits of the product. The most common approach to truncation includes physical reduction of the partial product matrix and a compensation for the reduced bits via different hardware compensation subcircuits. However, this results in fixed systems optimized for a given application at design time. A novel approach to truncation is proposed, where a full precision multiplier is implemented, but the active section of the partial product matrix is selected dynamically at run-time. This allows a power reduction tradeoff against signal degradation which can be modified at run time. Such an architecture brings together the power reduction benefits from truncated multipliers and the flexibility of reconfigurable and general purpose devices. Efficient implementation of such a multiplier is presented in a custom digital signal processor where the concept of software compensation is introduced and analyzed for different applications. Experimental results and power measurements are studied, including power measurements from both post-synthesis simulations and a fabricated IC implementation. This is the first system-level DSP core using a fine-grain truncated multiplier. Results demonstrate the effectiveness of the programmable truncated MAC (PTMAC) in achieving power reduction, with minimum impact on functionality for a number of applications. Software compensation is also shown to be effective when deploying truncated multipliers in a system.
机译:截断乘法仅通过计算乘积的最高有效位来减少乘法器所需的部分功率。截断最常见的方法包括部分乘积矩阵的物理缩减和通过不同的硬件补偿子电路对缩减的位进行补偿。但是,这导致在设计时针对给定应用优化了固定系统。提出了一种新颖的截断方法,其中实现了全精度乘法器,但是在运行时动态选择了部分乘积矩阵的有效部分。这样可以在功耗降低与信号劣化之间进行权衡,而信号劣化可以在运行时进行修改。这样的架构将缩短乘法器的功耗降低优势与可重配置和通用设备的灵活性结合在一起。在定制的数字信号处理器中提供了这种乘法器的有效实现,其中引入了软件补偿的概念并针对不同的应用进行了分析。研究了实验结果和功率测量,包括来自合成后仿真和制造的IC实现的功率测量。这是第一个使用细粒度截断乘法器的系统级DSP内核。结果证明了可编程截断MAC(PTMAC)在降低功耗方面的有效性,并且对许多应用程序的功能影响最小。在系统中部署截尾乘法器时,软件补偿也被证明是有效的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号