首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >Ultra-Sub-Threshold Operation of Always-On Digital Circuits for IoT Applications by Use of Schmitt Trigger Gates
【24h】

Ultra-Sub-Threshold Operation of Always-On Digital Circuits for IoT Applications by Use of Schmitt Trigger Gates

机译:使用施密特触发器门,用于物联网应用的常开数字电路的超亚阈值操作

获取原文
获取原文并翻译 | 示例
           

摘要

Supply-voltage reduction in digital circuits beyond the minimum energy per operation point is advantageous for supply-voltage-constrained applications and can help to considerably reduce standby power consumption. Schmitt trigger (ST) logic allows for ultra-low voltage (ULV) operation; hardware implementations with supply voltages as low as 62mV have been demonstrated. In this paper, a systematic in-depth analysis of ST logic is presented. First, it is shown that ST logic allows for operation at supply voltages below the ultimate limit of standard digital CMOS circuits, making it-to the best of our knowledge- the only approach proposed to date for operation of digital circuits in this voltage region. The factors critical to the ultimate limit of supply voltage reduction are the ON-to-OFF current ratio of the transistors and the susceptibility to global variability. It is shown that ST logic provides improvements over standard CMOS logic in both of these aspects. The hysteresis that occurs in ST circuits at nominal supply voltage could potentially limit the applicability for ULV operation and is therefore carefully investigated. Furthermore, a systematic approach to optimum sizing of ST gates is presented for the first time. ST gates exhibit inherent overheads with respect to gate area, delay, and leakage, which are carefully evaluated. Compared with standard CMOS gates designed for the same minimum supply voltage, it is shown that ST gates, nevertheless, are the most efficient solution if the target minimum supply voltage is sufficiently low: with respect to area, this limit is at VDD 110 mV and with respect to power/delay at VDD ≈ 75 mV.
机译:数字电路中的电源电压降低超过每个工作点的最小能量,对于电源电压受限的应用非常有利,并且可以帮助大幅降低待机功耗。施密特触发器(ST)逻辑允许超低压(ULV)操作;已经证明了电源电压低至62mV的硬件实现。本文对ST逻辑进行了系统的深入分析。首先,它表明ST逻辑允许在低于标准数字CMOS电路极限电压的电源电压下工作,据我们所知,这是迄今为止提出的在此电压范围内数字电路工作的唯一方法。对电源电压降低的最终极限至关重要的因素是晶体管的开/关电流比和对整体变化的敏感性。从这两个方面可以看出,ST逻辑相对于标准CMOS逻辑提供了改进。 ST电路在标称电源电压下出现的磁滞可能会限制ULV操作的适用性,因此需要仔细研究。此外,首次提出了一种优化ST门尺寸的系统方法。 ST栅极在栅极面积,延迟和泄漏方面表现出固有的开销,需要仔细评估。与为相同最小电源电压设计的标准CMOS栅极相比,如果目标最小电源电压足够低,则ST栅极仍然是最有效的解决方案:相对于面积,该限制为VDD 110 mV,并且关于VDD≈75 mV时的功率/延迟。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号