首页> 外文会议>International Workshop on Electromagnetic Compatibility of Integrated Circuits >Noise-immune design of Schmitt trigger logic gate using DTMOS for sub-threshold circuits
【24h】

Noise-immune design of Schmitt trigger logic gate using DTMOS for sub-threshold circuits

机译:亚阈值电路中使用DTMOS的施密特触发器逻辑门的抗干扰设计

获取原文

摘要

This paper presents several Schmitt trigger logic gates with enhanced noise immunity using variable threshold voltage technique for sub-threshold voltage operation. The proposed logic gates are based on buffer design using dynamic threshold voltage MOS (DTMOS) for low power operation (Vdd=0.4V). Our solution dramatically improves noise immunity of logic gates with much less switching power consumption and significant area reduction compared with CMOS Schmitt triggers at the expense of slight increase in delay. The proposed noise immune gate design scheme is verified with an example digital circuit.
机译:本文介绍了几种使用可变阈值电压技术进行亚阈值电压操作的具有增强抗扰性的施密特触发器逻辑门。所提出的逻辑门基于缓冲器设计,该缓冲器设计针对低功率操作(Vdd = 0.4V)使用动态阈值电压MOS(DTMOS)。与CMOS Schmitt触发器相比,我们的解决方案与CMOS Schmitt触发器相比,极大地提高了逻辑门的抗扰性,并大大降低了开关功耗并显着减小了面积,但代价是延迟略有增加。所提出的抗噪声门设计方案已通过示例数字电路进行了验证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号