首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >Design and Experimental Evaluation of a Time-Interleaved ADC Calibration Algorithm for Application in High-Speed Communication Systems
【24h】

Design and Experimental Evaluation of a Time-Interleaved ADC Calibration Algorithm for Application in High-Speed Communication Systems

机译:时间交错ADC校准算法在高速通信系统中的设计与实验评估

获取原文
获取原文并翻译 | 示例
           

摘要

In this work we investigate a new background calibration technique to compensate sampling phase errors in time-interleaved analog-to-digital-converters (TI-ADCs). Timing mismatches in TI-ADC degrade significantly the performance of ultra-high-speed digital transceivers. Unlike previous proposals, the calibration technique used here optimizes a metric directly related to the performance of the communication system. Estimation of gradient of the mean-squared-error (MSE) at the slicer with respect to the sampling phases of each interleave, are computed to minimize the time errors of the TI-ADC by controlling programmable analog time delay-cells. Since (i) dedicated digital signal processing (DSP) such as cross-correlations or digital filtering of the received samples are not required, and (ii) metrics such as MSE are available in most commercial transceivers, the implementation is reduced to a low speed state-machine. The technique is verified experimentally by using a programmable logic-based platform with a 2 GS/s 6-bit TI-ADC. The latter has been fabricated in $0.13μm CMOS process, and it provides flexible sampling phase control capabilities. Experimental results show that the signal-to-noise ratio penalty of a digital BPSK receiver caused by sampling time errors in TI-ADC, can be reduced from 1 dB to less than 0.1 dB at a bit-error-rate of 10-6.
机译:在这项工作中,我们研究了一种新的背景校准技术,以补偿时间交错的模数转换器(TI-ADC)中的采样相位误差。 TI-ADC中的时序不匹配会大大降低超高速数字收发器的性能。与先前的建议不同,此处使用的校准技术可优化与通信系统的性能直接相关的度量。相对于每个交织的采样相位,计算限幅器处均方误差(MSE)的梯度估计值,以通过控制可编程模拟时间延迟单元来最大程度地降低TI-ADC的时间误差。由于(i)不需要诸如互相关或接收采样的数字滤波之类的专用数字信号处理(DSP),并且(ii)诸如MSE之类的度量标准在大多数商用收发器中均可用,因此实现速度降低了状态机。通过使用具有2 GS / s 6位TI-ADC的基于可编程逻辑的平台,对该技术进行了实验验证。后者采用0.13μmCMOS工艺制造,并提供灵活的采样相位控制功能。实验结果表明,由TI-ADC中的采样时间误差引起的数字BPSK接收器的信噪比损失可以在10-6的误码率下从1 dB降低到小于0.1 dB。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号