首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >Design of a 4.2-to-5.1 GHz Ultralow-Power Complementary Class-B/C Hybrid-Mode VCO in 65-nm CMOS Fully Supported by EDA Tools
【24h】

Design of a 4.2-to-5.1 GHz Ultralow-Power Complementary Class-B/C Hybrid-Mode VCO in 65-nm CMOS Fully Supported by EDA Tools

机译:4.2至5.1 GHz UltraLow-Power互补级-B / C混合模式VCO的65-NM CMOS,完全由EDA工具支持

获取原文
获取原文并翻译 | 示例
           

摘要

Optimal voltage-controlled oscillator (VCO) design for ultralow-power (ULP) radios has to fulfill simultaneously multiple requirements such as frequency tuning range, phase noise, power consumption, and frequency pushing. The manual design struggles to approach the full potential that a given topology can achieve. In this work, we prove the role of electronic design automation (EDA) tools by fully supporting the complex design of a ULP complementary Class-B/C hybrid-mode VCO. In the 1st step of the EDA-assisted flow, we perform a worst-case corner of worst-case tuning sizing optimization over a 108-dimensional performance space, offering sizing solutions with power consumption down to $145~mu ext{W}$ at the worst-case. In the 2nd step, we introduce an automatic layout generation tool to offer valuable insights into the post-layout design space and devise a ready-for-tape-out fine optimization strategy. The hybrid-mode VCO prototyped in 65-nm CMOS occupies a die area of 0.165 mm2 and dissipates $297~mu ext{W}$ from a 0.8 V supply at 5.1 GHz. The phase noise at 1 MHz offset is −110.1 dBc/Hz, resulting in a competitive Figure-of-Merit (FoM) of 189.4 dBc/Hz well-suited for ULP applications.
机译:UltraLow-Power(ULP)无线电(ULP)无线电设计的最佳电压控制振荡器(VCO)设计必须同时满足多种要求,例如频率调谐范围,相位噪声,功耗和频率推动。手动设计斗争以接近给定拓扑可以实现的全部潜力。在这项工作中,我们通过完全支持ULP互补类-B / C混合模式VCO的复杂设计来证明电子设计自动化(EDA)工具的作用。在1 st eda辅助流程的步骤,我们执行一个<斜体xmlns:mml =“http://www.w3.org/1998/math/mathml”xmlns:xlink =“http://www.w3.org/1999/xlink”>最坏的情况最坏情况 - 案例调整大小优化 在108维的性能空间上,提供尺寸尺寸的解决方案,以功耗降至<内联公式XMLNS:MML =“http://www.w3.org/1998/math/mathml”xmlns:xlink =“http://www.w3.org/1999/xlink”> $ 145〜 mu text {w} $ 在最坏的情况下。在2 nd 步骤,我们介绍了一个自动布局生成工具,为后布局设计空间提供有价值的见解,并设计现成的删除精细优化 战略。 65-NM CMOS中的混合模式VCO原型占据了0.165毫米的模具面积 2 并消散<内联公式XMLNS:MML =“http://www.w3.org/1998/math/mathml”xmlns:xlink =“http://www.w3.org/1999/xlink”> $ 297〜 mu text {w} $ 从5.1 GHz的0.8 V电源。 1 MHz偏移量的相位噪声为-110.1 dBc / Hz,导致竞争优惠(FOM)为189.4 dBc / hz,适合ULP应用。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号