首页> 外文期刊>IEEE Micro >Developing the WTL3170/3171 Sparc floating-point coprocessors
【24h】

Developing the WTL3170/3171 Sparc floating-point coprocessors

机译:开发WTL3170 / 3171 Sparc浮点协处理器

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

The development of the first two members in a family of scalable-processor-architecture (Sparc)-compatible parts is described. With varying frequency and latency performance, the chips work with the first two integer unit (IU) implementations from other Sparc vendors. These are the first Sparc chips to integrate all floating-point controller functions, floating-point register files, and 64-b ALU (arithmetic and logic unit), multiplier, and divide/square-root units in one die. A strong relationship with original equipment manufacturers in system behavioral-level modeling and a short time to production were key factors in the product development plan. Implementation goals, bus organization, overall processor operation, and the operation of the ALU, multiplier, and divide/square-root units are discussed.
机译:描述了一系列可伸缩处理器体系结构(Sparc)兼容部件中前两个成员的开发。凭借不同的频率和延迟性能,这些芯片可与其他Sparc供应商的前两个整数单元(IU)实施一起使用。这是首批将所有浮点控制器功能,浮点寄存器文件和64位ALU(算术和逻辑单元),乘法器以及除法/平方根单元集成在一起的Sparc芯片。在产品行为计划中,与原始设备制造商之间在系统行为级建模方面的紧密关系以及较短的生产时间是关键因素。讨论了实现目标,总线组织,整体处理器操作以及ALU,乘法器和除法/平方根单元的操作。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号