...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 50-mW/ch 2.5-Gb/s/ch Data Recovery Circuit for the SFI-5 Interface With Digital Eye-Tracking
【24h】

A 50-mW/ch 2.5-Gb/s/ch Data Recovery Circuit for the SFI-5 Interface With Digital Eye-Tracking

机译:用于具有数字眼动跟踪功能的SFI-5接口的50mW / ch 2.5Gb / s / ch数据恢复电路

获取原文
获取原文并翻译 | 示例
           

摘要

This paper describes a 2.5-Gb/s/ch digital data recovery (DR) circuit for the SFI-5 interface. Although minimizing the circuit area has become critical in multibit interfaces such as the SFI-5, few studies have proposed a practical method of reducing the area of data recovery circuits. We introduce a digital-PLL-type DR circuit design with eye-tracking, which we developed to minimize the circuit area and power consumption without degrading tolerance against jitter. This novel method of data recovery enabled us to simplify the circuit design against process, voltage, and temperature variations. Design considerations on how to eliminate high-frequency jitter and how to track long-term wander are described. The design for 2.5-GHz clock distribution is also discussed. The area of the DR circuit, fabricated with 0.18-μm SiGe BiCMOS technology, is 0.02 mm{sup}2/ch, and its power consumption is 50 mW/ch at 1.8 V. The measured tolerance against jitter at 2.5 Gb/s is 0.7 UI peak-to-peak, which satisfies the jitter specifications for the SFI-5.
机译:本文介绍了用于SFI-5接口的2.5 Gb / s / ch数字数据恢复(DR)电路。尽管在诸如SFI-5之类的多位接口中使电路面积最小化已变得至关重要,但很少有研究提出减少数据恢复电路面积的实用方法。我们引入了具有眼动追踪功能的数字PLL型DR电路设计,该设计是为了在不降低抗抖动能力的情况下最小化电路面积和功耗。这种新颖的数据恢复方法使我们能够针对过程,电压和温度变化简化电路设计。描述了有关如何消除高频抖动以及如何跟踪长期漂移的设计注意事项。还讨论了2.5 GHz时钟分配的设计。采用0.18-μmSiGe BiCMOS技术制造的DR电路的面积为0.02 mm {sup} 2 / ch,在1.8 V时的功耗为50 mW / ch。在2.5 Gb / s时测得的抖动容限为0.7 UI峰峰值,满足SFI-5的抖动规范。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号