...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >CMOS Analog MAP Decoder for (8,4) Hamming Code
【24h】

CMOS Analog MAP Decoder for (8,4) Hamming Code

机译:用于(8,4)汉明码的CMOS模拟MAP解码器

获取原文
获取原文并翻译 | 示例
           

摘要

Design and test results for a fully integrated translinear tail-biting MAP error-control decoder are presented. Decoder designs have been reported for various applications which make use of analog computation, mostly for Viterbi-style decoders. MAP decoders are more complex, and are necessary components of powerful iterative decoding systems such as Turbo codes. Analog circuits may require less area and power than digital implementations in high-speed iterative applications. Our (8,4) Hamming decoder, implemented in an AMI 0.5-μm process, is the first functioning CMOS analog MAP decoder. While designed to operate in subthreshold, the decoder also functions above threshold with a small performance penalty. The chip has been tested at bit rates up to 2 Mb/s, and simulations indicate a top speed of about 10 Mb/s in strong inversion. The decoder circuit size is 0.82 mm{sup}2, and typical power consumption is 1 mW at 1 Mb/s.
机译:给出了完全集成的跨线性尾位MAP差错控制解码器的设计和测试结果。已经报道了利用模拟计算的各种应用的解码器设计,主要是维特比式解码器。 MAP解码器更加复杂,并且是功能强大的迭代解码系统(例如Turbo码)的必要组件。与高速迭代应用中的数字实现相比,模拟电路可能需要更少的面积和功率。我们的(8,4)Hamming解码器以AMI0.5-μm工艺实现,是第一个正常工作的CMOS模拟MAP解码器。虽然设计为在亚阈值下运行,但解码器还可以在高于阈值的情况下工作,并且性能损失较小。该芯片已经以高达2 Mb / s的比特率进行了测试,仿真表明,强反转时的最高速度约为10 Mb / s。解码器电路尺寸为0.82 mm {sup} 2,在1 Mb / s的典型功耗为1 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号