首页> 外文期刊>IEEE Journal on Selected Areas in Communications >High-speed signal processing using systolic arrays over finite rings
【24h】

High-speed signal processing using systolic arrays over finite rings

机译:在有限环上使用脉动阵列进行高速信号处理

获取原文
获取原文并翻译 | 示例
           

摘要

A modular architecture for very fast digital signal processing (DSP) elements are presented. The computation is performed over finite rings (or fields) and is able to emulate processing over the integer ring using residue number systems. The computations are restricted to closed operations (ring or field binary operators) with the ability to perform limited scaling operations. Computations naturally defined over finite mathematical systems are also easily implemented using this approach. The technique evolves from the decomposition of each closed calculation using the ring/field associativity property. Linear systolic arrays, formed with multiple elements, each of a single generic form, are used for all calculations. The pipeline cycle is determined from the generic cell and is predicted to be very fast by a critical path analysis. The cells are matched to the VLSI medium, and the resulting array structures are very dense. Examples of DSP applications are given to illustrate the technique, and example cell and array VLSI layouts are presented for a 3- mu m CMOS process.
机译:提出了用于非常快速的数字信号处理(DSP)元素的模块化体系结构。计算是在有限环(或字段)上执行的,并且能够使用残数系统模拟整数环上的处理。这些计算仅限于具有有限执行缩放操作能力的封闭运算(环形或字段二进制运算符)。使用此方法也可以轻松实现在有限数学系统上自然定义的计算。该技术从使用环/场关联性的每个闭合计算的分解中发展而来。由多个元素组成的线性脉动数组,每个元素都具有一种通用形式,可用于所有计算。流水线周期是根据通用单元确定的,通过关键路径分析可以预测它非常快。单元与VLSI介质匹配,并且所得的阵列结构非常密集。给出了DSP应用示例来说明该技术,并给出了3微米CMOS工艺的示例单元和阵列VLSI布局。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号