首页> 外文期刊>IEEE Journal on Selected Areas in Communications >Design and implementation of Abacus switch: a scalable multicast ATM switch
【24h】

Design and implementation of Abacus switch: a scalable multicast ATM switch

机译:算盘交换机的设计和实现:可扩展的多播ATM交换机

获取原文
获取原文并翻译 | 示例
           

摘要

Describes a new architecture for a multicast ATM switch scalable from a few tens to a few thousands of input ports. The switch, called the Abacus switch, has a nonblocking switch fabric followed by small switch modules at the output ports. It has buffers at input and output ports. Cell replication, cell routing, output contention resolution, and cell addressing are all performed in a distributed way so that it can be scaled up to thousands of input and output ports. A novel algorithm has been proposed to resolve output port contention while achieving input buffers sharing, fairness among the input ports, and call splitting for multicasting. The channel-grouping mechanism is also adopted in the switch to reduce the hardware complexity and improve the switch's throughput, while the cell sequence integrity is preserved. The switch can also handle multiple priority traffic by routing cells according to their priority levels. The performance study of the Abacus switch in throughput, average cell delay, and cell loss rate is presented. A key ASIC chip for building the Abacus switch, called the ARC (ATM routing and concentration) chip, contains a two-dimensional array (32/spl times/32) of switch elements that are arranged in a crossbar structure. It provides the flexibility of configuring the chip into different group sizes to accommodate different ATM switch sizes. The ARC chip has been designed and fabricated using 0.8 /spl mu/m CMOS technology and tested to operate correctly at 240 MHz.
机译:描述了可从几十个输入端口扩展到数千个输入端口的多播ATM交换机的新体系结构。该交换机称为Abacus交换机,具有无阻塞的交换机结构,在输出端口后面紧跟着小型交换机模块。它在输入和输出端口具有缓冲区。信元复制,信元路由,输出争用解决方案和信元寻址都以分布式方式执行,因此可以扩展到成千上万个输入和输出端口。提出了一种新颖的算法来解决输出端口争用,同时实现输入缓冲区共享,输入端口之间的公平性以及用于多播的呼叫拆分。交换机中还采用了信道分组机制,以降低硬件复杂性并提高交换机的吞吐量,同时保持信元序列的完整性。交换机还可以通过根据信元的优先级来路由多个优先级流量。提出了算盘开关在吞吐量,平均信元延迟和信元丢失率方面的性能研究。用于构建算盘交换机的关键ASIC芯片称为ARC(ATM路由和集中)芯片,其中包含开关元件的二维阵列(32 / spl倍/ 32),它们以交叉开关结构排列。它提供了将芯片配置为不同组大小以适应不同ATM交换机大小的灵活性。 ARC芯片已使用0.8 / spl mu / m CMOS技术进行设计和制造,并经过测试可在240 MHz下正常工作。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号