首页> 外文期刊>IEEE computer architecture letters >Metrics for Early-Stage Modeling of Many-Accelerator Architectures
【24h】

Metrics for Early-Stage Modeling of Many-Accelerator Architectures

机译:多加速器体系结构的早期建模指标

获取原文
获取原文并翻译 | 示例
           

摘要

The term “Dark Silicon” has been coined to describe the threat to microprocessor performance caused by increasing transistor power density. Improving energy efficiency is now the primary design goal for all market segments of microprocessors from mobile to server. Specialized hardware accelerators, designed to run only a subset of workloads with orders of magnitude energy efficiency improvement, are seen as a potential solution. Selecting an ensemble of accelerators to best cover the workloads run on a platform remains a challenge. We propose metrics for accelerator selection derived from a detailed communication-aware performance model and present an automated methodology to populate this model. Employing a combination of characterized RTL and our selection metrics, we evaluate a set of accelerators for a sample application and compare performance to selections based on execution time and Pollack’s rule. We find that the architecture selected by our communication-aware metric shows improved performance over architectures selected based on execution time and Pollack’s rule, as they do not account for speedup being limited by communication.
机译:创造了“深色硅”一词来描述晶体管功率密度增加对微处理器性能的威胁。现在,提高能效是微处理器的所有市场领域(从移动到服务器)的主要设计目标。专门设计的硬件加速器仅能运行一部分工作负载,并且能效提高了几个数量级,被认为是一种潜在的解决方案。选择一组加速器以最好地覆盖平台上运行的工作负载仍然是一个挑战。我们提出了从详细的可感知通信的性能模型中得出的加速器选择指标,并提出了自动方法来填充该模型。通过结合特征化的RTL和我们的选择指标,我们评估了示例应用程序的一组加速器,并根据执行时间和Pollack的规则将性能与选择结果进行了比较。我们发现,通过基于通讯意识的指标选择的架构比基于执行时间和Pollack规则选择的架构表现出更高的性能,因为它们没有考虑到通讯限制了加速。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号