...
首页> 外文期刊>IEEE circuits and systems magazine >Xpipes: a network-on-chip architecture for gigascale systems-on-chip
【24h】

Xpipes: a network-on-chip architecture for gigascale systems-on-chip

机译:Xpipes:千兆级片上系统的片上网络架构

获取原文
获取原文并翻译 | 示例
           

摘要

The growing complexity of embedded multiprocessor architectures for digital media processing will soon require highly scalable communication infrastructures. Packet switched networks-on-chip (NoC) have been proposed to support the trend for systems-on-chip integration. In this paper, an advanced NoC architecture, called Xpipes, targeting high performance and reliable communication for on-chip multi-processors is introduced. It consists of a library of soft macros (switches, network interfaces and links) that are design-time composable and tunable so that domain-specific heterogeneous architectures can be instantiated and synthesized. Links can be pipelined with a flexible number of stages to decouple link throughput from its length and to get arbitrary topologies. Moreover, a tool called XpipesCompiler, which automatically instantiates a customized NoC from the library of soft network components, is used in this paper to test the Xpipes-based synthesis flow for domain-specific communication architectures.
机译:用于数字媒体处理的嵌入式多处理器体系结构日益复杂,不久将需要高度可扩展的通信基础结构。已经提出了分组交换片上网络(NoC)来支持片上系统集成的趋势。本文介绍了一种先进的NoC架构,称为Xpipes,旨在针对片上多处理器提供高性能和可靠的通信。它由可在设计时进行组合和调整的软宏库(交换机,网络接口和链接)组成,因此可以实例化和综合特定于域的异构体系结构。可以使用数量灵活的阶段对链接进行流水线处理,以使链接吞吐量与其长度脱钩并获得任意拓扑。此外,本文中使用了一种名为XpipesCompiler的工具,该工具会自动从软网络组件库中实例化自定义的NoC,以测试针对特定领域的通信体系结构的基于Xpipes的综合流程。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号