...
首页> 外文期刊>IEE proceedings. Part G, Circuits, devices and systems >Low power receiver architectures for multi-carrier CDMA
【24h】

Low power receiver architectures for multi-carrier CDMA

机译:用于多载波CDMA的低功耗接收机架构

获取原文
获取原文并翻译 | 示例
           

摘要

The implementation of multi-carrier code division multiple access (MC-CDMA) receivers in digital hardware is considered. A low power algorithm is proposed which treats the received signal as a block of symbols, rather than processing the symbols individually. This reduces power by holding one input to the multiplier circuits used in the multi-carrier combiner multiplication constant for a number of clock cycles. This produces a 50% reduction in power consumption for a multi-user detection combiner circuit. This algorithm is also extended to the fast Fourier transform (FFT) block and allows an overall power drain reduction of 13% for the whole receiver. A software configurable version of the circuit, which allows a trade-off between power reduction and processing delay, is also described.
机译:考虑了数字硬件中多载波码分多址(MC-CDMA)接收器的实现。提出了一种低功率算法,该算法将接收到的信号视为符号块,而不是单独处理符号。通过在多个时钟周期内保持在多载波组合器乘法中使用的乘法器电路的一个输入不变,可以降低功耗。这样可将多用户检测组合器电路的功耗降低50%。该算法还扩展到了快速傅立叶变换(FFT)块,并且整个接收器的总功耗降低了13%。还描述了电路的软件可配置版本,该版本允许在功耗降低和处理延迟之间进行权衡。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号