首页> 外文期刊>IEE proceedings. Part E >Bus encoding architecture for low-power implementation of an AMBA-based SoC platform
【24h】

Bus encoding architecture for low-power implementation of an AMBA-based SoC platform

机译:总线编码架构,用于基于AMBA的SoC平台的低功耗实现

获取原文
获取原文并翻译 | 示例
           

摘要

Advanced microcontroller bus architecture (AMBA) is rapidly becoming the de facto standard for new system-on-chip (SoC) designs. The bus protocol is complex, making any peripherals that can interlace to it valuable intellectual property (IP). This paper presents a low- power bus encoding architecture which is able to deal with the complex advanced high- performance bus (AHB) protocol within AMBA, which involves multiple burst transfers. The architecture is targeted for a low-power SoC platfrom to be used in a miniaturised low power application area.
机译:先进的微控制器总线架构(AMBA)迅速成为新的片上系统(SoC)设计的事实上的标准。总线协议很复杂,使得任何可以与其交织的外围设备都具有宝贵的知识产权(IP)。本文提出了一种低功耗总线编码架构,该架构能够处理AMBA中复杂的高级高性能总线(AHB)协议,该协议涉及多个突发传输。该架构针对的是要在小型化低功耗应用领域中使用的低功耗SoC平台。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号