首页> 外文期刊>IBM Journal of Research and Development >The cache and memory subsystems of the IBM POWER8 processor
【24h】

The cache and memory subsystems of the IBM POWER8 processor

机译:IBM POWER8处理器的高速缓存和内存子系统

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

In this paper, we describe the IBM POWER8™ cache, interconnect, memory, and input/output subsystems, collectively referred to as the “nest.” This paper focuses on the enhancements made to the nest to achieve balanced and scalable designs, ranging from small 12-core single-socket systems, up to large 16-processor-socket, 192-core enterprise rack servers. A key aspect of the design has been increasing the end-to-end data and coherence bandwidth of the system, now featuring more than twice the bandwidth of the POWER7® processor. The paper describes the new memory-buffer chip, called Centaur, providing up to 128 MB of eDRAM (embedded dynamic random-access memory) buffer cache per processor, along with an improved DRAM (dynamic random-access memory) scheduler with support for prefetch and write optimizations, providing industry-leading memory bandwidth combined with low memory latency. It also describes new coherence-transport enhancements and the transition to directly integrated PCIe® (PCI Express®) support, as well as additions to the cache subsystem to support higher levels of virtualization and scalability including snoop filtering and cache sharing.
机译:在本文中,我们描述了IBM POWER8™高速缓存,互连,内存和输入/输出子系统,统称为“嵌套”。本文重点介绍对嵌套进行的增强,以实现平衡和可扩展的设计,从小型的12核单插槽系统到大型的16处理器插槽,192核企业机架服务器。该设计的一个关键方面一直是增加系统的端到端数据和一致性带宽,现在其带宽是POWER7®处理器的两倍以上。本文介绍了一种称为Centaur的新型内存缓冲芯片,每个处理器最多可提供128 MB的eDRAM(嵌入式动态随机存取存储器)缓冲区高速缓存,以及一种改进的DRAM(动态随机存取存储器)调度程序,支持预取。以及写入优化,可提供行业领先的内存带宽以及较低的内存延迟。它还描述了新的一致性传输增强功能以​​及向直接集成PCIe®(PCIExpress®)支持的过渡,以及缓存子系统的新增功能,以支持更高级别的虚拟化和可扩展性,包括探听过滤和缓存共享。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号