...
首页> 外文期刊>IEEE Transactions on Acoustics, Speech, and Signal Processing >Interprocessor communication in synchronous multiprocessor digital signal processing chips
【24h】

Interprocessor communication in synchronous multiprocessor digital signal processing chips

机译:同步多处理器数字信号处理芯片中的处理器间通信

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

The authors discuss interprocessor communication in synchronous multiprocessor DSP (digital signal processing) chips, the types of systems that are synthesized by the Cathedral II silicon compiler. A model for the data flow between two processors is presented. A number of architectural possibilities are discussed. Key concepts are a double-buffered memory cell and an extended method of pointer addressing. This method leads to the definition of 'once in, once out' communication, as opposed to conventional FIFO (first in, first out) buffering. The minimization of the buffer size by skewing the operation of the processors is worked out for specific important types of communication. The proposed techniques have been implemented in a synthesis tool which is part of Cathedral II. The practical significance of the work is illustrated with several examples.
机译:作者讨论了同步多处理器DSP(数字信号处理)芯片中的处理器间通信,这是由Cathedral II硅编译器综合的系统类型。提出了两个处理器之间的数据流模型。讨论了许多架构上的可能性。关键概念是双缓冲存储单元和指针寻址的扩展方法。与传统的FIFO(先进先出)缓冲相反,此方法导致了“一次进出”通信的定义。针对特定的重要通信类型,通过使处理器的操作倾斜来最小化缓冲区大小。所提出的技术已在属于Cathedral II的综合工具中实现。举几个例子说明了这项工作的实际意义。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号