...
首页> 外文期刊>IEE Proceedings. Part E >Parallel DFT computation on bit-serial systolic processor arrays
【24h】

Parallel DFT computation on bit-serial systolic processor arrays

机译:位串行脉动处理器阵列上的并行DFT计算

获取原文
获取原文并翻译 | 示例
           

摘要

The paper shows how novel one-dimensional and two-dimensional systolic processing architectures, comprising up to N coordinate rotation digital computer (CORDIC) processing elements (PEs), can be used to carry out hardware-efficient parallel implementations of the N-point discrete Fourier transform (DFT), offering highly attractive throughput rates in relation to the conventional N-processor linear systolic array. The CORDIC PE is implemented in bit-serial form using single-bit half-adder (HA) and full-adder (FA) circuits. It is thus extremely efficient, in terms of speed/area product and possesses simple interconnects, facilitating the mapping of potentially thousands of such units onto a single chip.
机译:本文展示了如何使用新颖的一维和二维脉动处理体系结构(包括多达N个坐标旋转数字计算机(CORDIC)处理元件(PE))来执行N点离散的硬件有效并行实现傅立叶变换(DFT),相对于常规N处理器线性脉动阵列,提供了极具吸引力的吞吐速率。 CORDIC PE使用单位半加法器(HA)和全加法器(FA)电路以位串行形式实现。因此,就速度/面积乘积而言,它非常有效,并且具有简单的互连,有助于将潜在的数千个此类单元映射到单个芯片上。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号