...
首页> 外文期刊>IEE proceedings. Part E >VLSI structures for bit-serial modular multiplication using basis conversion
【24h】

VLSI structures for bit-serial modular multiplication using basis conversion

机译:使用基础转换的位串行模块化乘法的VLSI结构

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

This paper proposes design techniques for the efficient VLSI implementation of bit-serial multiplication over a modulus. These techniques reduce multiplication into simple cyclic shifts, where the number representation of the data is chosen appropriately. This representation will, in general, be highly redundant, implying a relatively poor throughput for the multiplier. It is then shown how, by splitting the multiplier into two pipelined multipliers, the throughput of the unit can be increased, whilst still retaining a cyclic-shift implementation. The split multiplier requires a mid-computation basis conversion, and the two number representations, used within the unit, are only moderately redundant. Thus, high-throughput, bit-serial multipliers are achieved, with most of the complexity contained within systolic basis converter modules. The multipliers are applicable to the VLSI implementation of high-throughput, signal processing operations performed over finite fields, in particular, transform and filter operations.
机译:本文提出了一种有效的VLSI实现模数上位串行乘法的设计技术。这些技术将乘法减少为简单的循环移位,在循环移位中可以适当选择数据的数字表示形式。通常,该表示将是高度冗余的,这意味着乘法器的吞吐量相对较差。然后示出了如何通过将乘法器分成两个流水线乘法器,来增加单元的吞吐量,同时仍然保持循环移位的实现。分割乘数需要进行中间计算基础转换,并且单位内使用的两个数字表示形式仅具有中等冗余度。因此,实现了高吞吐量,位串行乘法器,并且脉动基础转换器模块中包含了大多数复杂性。乘法器适用于在有限域上执行的高通量信号处理操作的VLSI实现,尤其是变换和滤波操作。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号