...
首页> 外文期刊>IEEE Transactions on Circuits and Systems. II >Low-latency bit-parallel systolic VLSI implementation of FIR digital filters
【24h】

Low-latency bit-parallel systolic VLSI implementation of FIR digital filters

机译:FIR数字滤波器的低延迟位并行脉动VLSI实现

获取原文
获取原文并翻译 | 示例

摘要

A new scheme for a high-throughput and low-latency systolic implementation of FIR digital filters is proposed. The input and output sequences are in bit-parallel LSB-first bit-skewed form, and the throughput is limited by the propagation delay of a gated full adder and a latch. The bits of a full-bit output sample start coming out of the array three clock cycles after the bits of the corresponding input sample enter the array.
机译:提出了一种高吞吐量,低延迟的FIR数字滤波器脉动实现的新方案。输入和输出序列采用位并行LSB优先的位偏斜形式,吞吐量受门控全加器和锁存器的传播延迟限制。在相应输入采样的位进入阵列后的三个时钟周期,全位输出采样的位开始从阵列中出来。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号