...
首页> 外文期刊>IEEE Transactions on Circuits and Systems. II >Inherently linear capacitor error-averaging techniques for pipelined A/D conversion
【24h】

Inherently linear capacitor error-averaging techniques for pipelined A/D conversion

机译:流水线A / D转换的固有线性电容器误差平均技术

获取原文
获取原文并翻译 | 示例
           

摘要

New passive capacitor mismatch error-averaging techniques for pipelined analog-to-digital conversion is presented. The excellent linearity inherent to the architecture effectively eliminates the capacitor matching requirement that prevents a conventional monolithic pipelined analog-to-digital converter from reaching a 10-bit and above integral nonlinearity (INL) without trimming and/or calibration. Simulation results confirm the observation and a case of 14 bit INL realized by 7 bit capacitor matching is shown. The relaxed matching requirement enables the scale-down of the capacitor sizes to that of the KT/C limit. As a result, great reductions in both power consumption and chip area can be achieved.
机译:提出了用于流水线模数转换的新的无源电容器失配误差平均技术。该架构固有的出色线性度有效消除了电容器匹配要求,从而避免了传统的单片流水线模数转换器在不进行调整和/或校准的情况下达到10位及以上的积分非线性(INL)。仿真结果证实了这一发现,并显示了通过7位电容器匹配实现14位INL的情况。宽松的匹配要求可将电容器尺寸缩小到KT / C极限值。结果,可以实现功耗和芯片面积的极大减少。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号