首页> 外文期刊>Emerging Topics in Computing, IEEE Transactions on >A Holistic Formulation for System Margining and Jitter Tolerance Optimization in Industrial Post-Silicon Validation
【24h】

A Holistic Formulation for System Margining and Jitter Tolerance Optimization in Industrial Post-Silicon Validation

机译:工业后硅验证中系统边距和抖动耐受优化的整体配方

获取原文
获取原文并翻译 | 示例
       

摘要

There is an increasingly higher number of mixed-signal circuits within microprocessors and systems on chip (SoC). A significant portion of them corresponds to high-speed input/output (HSIO) links. Post-silicon validation of HSIO links can be critical for making a product release qualification decision under aggressive launch schedules. The optimization of receiver analog circuitry in modern HSIO links is a very time consuming post-silicon validation process. Current industrial practices are based on exhaustive enumeration methods to improve either the system margins or the jitter tolerance compliance test. In this paper, these two requirements are addressed in a holistic optimization-based approach. We propose a novel objective function based on these two metrics. Our method employs Kriging to build a surrogate model based on system margining and jitter tolerance measurements. The proposed method, tested with three different realistic server HSIO links, is able to deliver optimal system margins and guarantee jitter tolerance compliance while substantially decreasing the typical post-silicon validation time.
机译:微处理器和芯片(SOC)的微处理器和系统中存在越来越多的混合信号电路。它们的很大一部分对应于高速输入/输出(HSIO)链路。 HSIO链接的后硅验证对于在激进的发布时间表下进行产品发布资格决策至关重要。现代HSIO链路中的接收器模拟电路的优化是硅后验证过程的非常耗时。目前的工业实践基于详尽的枚举方法,以改善系统边缘或抖动公差合规性测试。在本文中,这两个要求以全面优化的方法解决。我们提出了一种基于这两个指标的新颖目标函数。我们的方法采用Kriging基于系统裕度和抖动公差测量构建代理模型。用三个不同的现实服务器HSIO链路测试的所提出的方法,能够提供最佳系统边距,并保证抖动公差合规性,同时显着降低典型的硅验证时间。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号