...
首页> 外文期刊>Electronics Letters >Low-power design technique for decision-feedback equalisation in serial links
【24h】

Low-power design technique for decision-feedback equalisation in serial links

机译:串行链路中决策反馈均衡的低功耗设计技术

获取原文
获取原文并翻译 | 示例

摘要

A design technique for performing low-power decision-feedback equalisation for multi-Gbit/s serial links is presented. The technique systematically reduces the capacitive loading on the timing-critical node within the feedback loop of the equaliser. Based on the proposed technique, an architecture capable of both equalisation and digitisation of the received data is presented. Power efficiency of the proposed architecture is analysed and is compared with that of conventional analogue and loop-unrolled decision-feedback equalisers. The technique is validated through a proof-of-concept chip fabricated in 65 nm CMOS.
机译:提出了一种用于多Gbit / s串行链路的低功耗判决反馈均衡设计技术。该技术系统地降低了均衡器反馈环路内时序关键节点上的电容负载。基于所提出的技术,提出了一种能够对接收到的数据进行均衡和数字化的架构。分析了所提出体系结构的功率效率,并将其与传统的模拟和环路展开决策反馈均衡器进行了比较。该技术通过在65 nm CMOS中制造的概念验证芯片进行了验证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号