...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >Phase and Amplitude Pre-Emphasis Techniques for Low-Power Serial Links
【24h】

Phase and Amplitude Pre-Emphasis Techniques for Low-Power Serial Links

机译:低功率串行链路的相位和幅度预加重技术

获取原文
获取原文并翻译 | 示例

摘要

A novel approach to equalization of high-speed serial links combines both amplitude pre-emphasis to correct for inter-symbol interference and phase pre-emphasis to compensate for deterministic jitter, in particular, data-dependent jitter. Phase pre-emphasis augments the performance of low power transmitters in bandwidth-limited channels. The transmitter circuit is implemented in a 90-nm bulk CMOS process and reduces power consumption by pushing CMOS static logic to the output stage, a 4:1 output multiplexer. The received signal jitter over a cable is reduced from 16.15 ps to 10.29 ps with only phase pre-emphasis at the transmitter. The jitter is reduced by 3.6 ps over an FR-4 backplane interconnect. A transmitter without phase pre-emphasis consumes 18 mW of power at 6 Gb/s and 600 mVpp output swing, a power budget of 3 mW/Gb/s, while a transmitter with phase pre-emphasis consumes 24 mW, a budget of 4 mW/Gb/s.
机译:一种新颖的高速串行链路均衡方法,既结合了幅度预加重来校正符号间干扰,又结合了相位预加重来补偿确定性抖动,尤其是数据相关的抖动。相位预加重增强了带宽受限信道中低功率发射机的性能。发射器电路以90纳米体CMOS工艺实现,并通过将CMOS静态逻辑推至输出级(4:1输出多路复用器)来降低功耗。通过电缆接收的信号抖动从16.15 ps降低到10.29 ps,仅在发射机处进行了相位预加重。通过FR-4背板互连,抖动降低了3.6 ps。没有相位预加重的发射机在6 Gb / s和600 mVpp输出摆幅下消耗18 mW的功率,功耗预算为3 mW / Gb / s,而具有相位预加重的发射机则消耗24 mW,预算为4 mW / Gb /秒

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号