首页> 外文期刊>Electronics Letters >Area and power efficient decimal carry-free adder
【24h】

Area and power efficient decimal carry-free adder

机译:面积和功率高效的十进制无进位加法器

获取原文
获取原文并翻译 | 示例
           

摘要

As decimal floating-point (DFP) is better than binary floating-point in commercial and financial computing including billing systems, currency conversion, tax calculation and banking, many research activities have been focused on improving the performance of the DFP arithmetic unit recently. To achieve the high performance of the DFP arithmetic unit, a fast decimal fixed-point adder is the most important building block. The conventional three steps carry-free signed digit (SD) addition algorithm is first investigated. A new method for the decimal SD addition and subtraction based on the digit set [−9, 9] is proposed. Additionally, a digit-set converter which can directly generate the absolute value of the result is proposed. A model of the proposed decimal SD adder is implemented in VHDL. After exhaustive tests to ensure the correctness, the proposed design was synthesised in STM 90 nm technology. The results show that the proposed adder has a lower power and area consumption compared with previous designs.
机译:由于十进制浮点数(DFP)在商业和金融计算(包括计费系统,货币转换,税款计算和银行业务)方面优于二进制浮点数,因此最近许多研究活动集中在提高DFP算术单元的性能上。为了实现DFP算术单元的高性能,快速十进制定点加法器是最重要的组成部分。首先研究了传统的三步无进位带符号数字(SD)加法。提出了一种基于数字集[-9,9]的十进制SD加减法。另外,提出了一种可以直接产生结果的绝对值的数字集转换器。在VHDL中实现了建议的十进制SD加法器的模型。经过详尽的测试以确保正确性之后,该建议的设计是使用STM 90 nm技术合成的。结果表明,与以前的设计相比,所提出的加法器具有更低的功耗和面积消耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号