...
首页> 外文期刊>e & i Elektrotechnik und Informationstechnik >A 1.2 V 4.5 mW 10 bit 8 MS/s cyclic-ADC for mobile video and sensor applications
【24h】

A 1.2 V 4.5 mW 10 bit 8 MS/s cyclic-ADC for mobile video and sensor applications

机译:用于移动视频和传感器应用的1.2 V 4.5 mW 10位8 MS / s循环ADC

获取原文
获取原文并翻译 | 示例
           

摘要

A 10 bit 8 MS/s cyclic ADC without a dedicated sample and hold is presented. Op-amp sharing and a single ended reference buffer loaded with a resistive divider are used. For power saving the common-mode buffer was replaced by a simple low pass filter. The ADC consumes 4.5 mW and occupies 0.145 mm2. It is fabricated in a 130 nm 1.2 V CMOS process and achieves 57 dB SNDR for an 11 MHz input. The cyclic stage works with a 40 MHz clock which can be increased to 65 MHz where the effective number of bits is reduced to 8. A novel dynamic current switching technique is introduced to reduce the power consumption by 20%. The figure of merit (FOM) is about 0.37 pJ/conversion step.
机译:给出了一个没有专用采样保持功能的10位8 MS / s循环ADC。使用运算放大器共享和装有电阻分压器的单端参考缓冲器。为了省电,共模缓冲器被一个简单的低通滤波器取代。 ADC的功耗为4.5 mW,占位面积为0.145 mm 2 。它采用130 nm 1.2 V CMOS工艺制造,对于11 MHz输入可达到57 dB SNDR。循环级使用40 MHz时钟工作,该时钟可以增加到65 MHz,有效位数减少到8 MHz。引入了一种新颖的动态电流切换技术,可将功耗降低20%。品质因数(FOM)约为0.37 pJ /转换步长。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号